# Chapter 3

# **RISC 16-Bit CPU**

This chapter describes the MSP430 CPU, addressing modes, and instruction set.

| Topi |                      |
|------|----------------------|
| 3.1  | CPU Introduction     |
| 3.2  | CPU Registers        |
| 3.3  | Addressing Modes 3-9 |
| 3.4  | Instruction Set      |

## 3.1 CPU Introduction

The CPU incorporates features specifically designed for modern programming techniques such as calculated branching, table processing and the use of high-level languages such as C. The CPU can address the complete address range without paging.

| The | The CPU features include:                                                             |  |  |  |  |  |  |  |  |
|-----|---------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
|     | RISC architecture with 27 instructions and 7 addressing modes.                        |  |  |  |  |  |  |  |  |
|     | Orthogonal architecture with every instruction usable with every addressing mode.     |  |  |  |  |  |  |  |  |
|     | Full register access including program counter, status registers, and stack pointer.  |  |  |  |  |  |  |  |  |
|     | Single-cycle register operations.                                                     |  |  |  |  |  |  |  |  |
|     | Large 16-bit register file reduces fetches to memory.                                 |  |  |  |  |  |  |  |  |
|     | 16-bit address bus allows direct access and branching throughout entire memory range. |  |  |  |  |  |  |  |  |
|     | 16-bit data bus allows direct manipulation of word-wide arguments.                    |  |  |  |  |  |  |  |  |
|     | Constant generator provides six most used immediate values and reduces code size.     |  |  |  |  |  |  |  |  |
|     | Direct memory-to-memory transfers without intermediate register holding               |  |  |  |  |  |  |  |  |
|     | Word and byte addressing and instruction formats.                                     |  |  |  |  |  |  |  |  |
| The | The block diagram of the CPU is shown in Figure 3–1.                                  |  |  |  |  |  |  |  |  |

Figure 3-1. CPU Block Diagram



## 3.2 CPU Registers

The CPU incorporates sixteen 16-bit registers. R0, R1, R2 and R3 have dedicated functions. R4 to R15 are working registers for general use.

## 3.2.1 Program Counter (PC)

The 16-bit program counter (PC/R0) points to the next instruction to be executed. Each instruction uses an even number of bytes (two, four, or six), and the PC is incremented accordingly. Instruction accesses in the 64-KB address space are performed on word boundaries, and the PC is aligned to even addresses. Figure 3–2 shows the program counter.

Figure 3-2. Program Counter



The PC can be addressed with all instructions and addressing modes. A few examples:

```
MOV #LABEL, PC; Branch to address LABEL
MOV LABEL, PC; Branch to address contained in LABEL
MOV @R14, PC; Branch indirect to address in R14
```

## 3.2.2 Stack Pointer (SP)

The stack pointer (SP/R1) is used by the CPU to store the return addresses of subroutine calls and interrupts. It uses a predecrement, postincrement scheme. In addition, the SP can be used by software with all instructions and addressing modes. Figure 3–3 shows the SP. The SP is initialized into RAM by the user, and is aligned to even addresses.

Figure 3-4 shows stack usage.

Figure 3-3. Stack Pointer



MOV 2(SP),R6; Item I2 -> R6 MOV R7,0(SP); Overwrite TOS with R7 PUSH #0123h; Put 0123h onto TOS POP R8; R8 = 0123h

Figure 3-4. Stack Usage



The special cases of using the SP as an argument to the PUSH and POP instructions are described and shown in Figure 3–5.

Figure 3-5. PUSH SP - POP SP Sequence



The stack pointer is changed after a PUSH SP instruction.

The stack pointer is not changed after a POP SP instruction. The POP SP instruction places SP1 into the stack pointer SP (SP2=SP1)

## 3.2.3 Status Register (SR)

The status register (SR/R2), used as a source or destination register, can be used in the register mode only addressed with word instructions. The remaining combinations of addressing modes are used to support the constant generator. Figure 3–6 shows the SR bits.

Figure 3–6. Status Register Bits



Table 3–1 describes the status register bits.

Table 3–1. Description of Status Register Bits

| Bit    | Description                                                                                                                 |                                                                                            |  |  |  |
|--------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--|--|
| V      | Overflow bit. This bit is set when overflows the signed-variable range.                                                     | the result of an arithmetic operation ge.                                                  |  |  |  |
|        | ADD(.B),ADDC(.B)                                                                                                            | Set when: Positive + Positive = Negative Negative + Negative = Positive, otherwise reset   |  |  |  |
|        | SUB(.B),SUBC(.B),CMP(.B)                                                                                                    | Set when:  Positive – Negative = Negative  Negative – Positive = Positive, otherwise reset |  |  |  |
| SCG1   | System clock generator 1. This bit                                                                                          | , when set, turns off the SMCLK.                                                           |  |  |  |
| SCG0   | System clock generator 0. This bit, when set, turns off the DCO generator, if DCOCLK is not used for MCLK or SMCLK.         |                                                                                            |  |  |  |
| OSCOFF | Oscillator Off. This bit, when set, turns off the LFXT1 crystal oscillator when LFXT1CLK is not use for MCLK or SMCLK       |                                                                                            |  |  |  |
| CPUOFF | CPU off. This bit, when set, turns of                                                                                       | off the CPU.                                                                               |  |  |  |
| GIE    | General interrupt enable. This interrupts. When reset, all maskab                                                           | bit, when set, enables maskable le interrupts are disabled.                                |  |  |  |
| N      | Negative bit. This bit is set when the is negative and cleared when the is                                                  | he result of a byte or word operation result is not negative.                              |  |  |  |
|        | Word operation:                                                                                                             | N is set to the value of bit 15 of the result                                              |  |  |  |
|        | Byte operation: N is set to the value of bit 7 of result                                                                    |                                                                                            |  |  |  |
| Z      | Zero bit. This bit is set when the result of a byte or word operation is 0 and cleared when the result is not 0.            |                                                                                            |  |  |  |
| С      | Carry bit. This bit is set when the result of a byte or word operation produced a carry and cleared when no carry occurred. |                                                                                            |  |  |  |

## 3.2.4 Constant Generator Registers CG1 and CG2

Six commonly-used constants are generated with the constant generator registers R2 and R3, without requiring an additional 16-bit word of program code. The constants are selected with the source-register addressing modes (As), as described in Table 3–2.

Table 3–2. Values of Constant Generators CG1, CG2

| Register | As | Constant | Remarks               |
|----------|----|----------|-----------------------|
| R2       | 00 |          | Register mode         |
| R2       | 01 | (0)      | Absolute address mode |
| R2       | 10 | 00004h   | +4, bit processing    |
| R2       | 11 | 00008h   | +8, bit processing    |
| R3       | 00 | 00000h   | 0, word processing    |
| R3       | 01 | 00001h   | +1                    |
| R3       | 10 | 00002h   | +2, bit processing    |
| R3       | 11 | 0FFFFh   | -1, word processing   |

The constant generator advantages are:

- ☐ No special instructions required
- No additional code word for the six constants
- □ No code memory access required to retrieve the constant

The assembler uses the constant generator automatically if one of the six constants is used as an immediate source operand. Registers R2 and R3, used in the constant mode, cannot be addressed explicitly; they act as source-only registers.

## **Constant Generator – Expanded Instruction Set**

The RISC instruction set of the MSP430 has only 27 instructions. However, the constant generator allows the MSP430 assembler to support 24 additional, emulated instructions. For example, the single-operand instruction:

CLR dst

is emulated by the double-operand instruction with the same length:

MOV R3, dst

where the #0 is replaced by the assembler, and R3 is used with As=00.

INC dst

is replaced by:

ADD 0 (R3), dst

## 3.2.5 General-Purpose Registers R4 - R15

The twelve registers, R4–R15, are general-purpose registers. All of these registers can be used as data registers, address pointers, or index values and can be accessed with byte or word instructions as shown in Figure 3–7.

Figure 3–7. Register-Byte/Byte-Register Operations



## 3.3 Addressing Modes

Seven addressing modes for the source operand and four addressing modes for the destination operand can address the complete address space with no exceptions. The bit numbers in Table 3–3 describe the contents of the As (source) and Ad (destination) mode bits.

Table 3–3. Source/Destination Operand Addressing Modes

| As/Ad | Addressing Mode           | Syntax | Description                                                                                                                 |
|-------|---------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------|
| 00/0  | Register mode             | Rn     | Register contents are operand                                                                                               |
| 01/1  | Indexed mode              | X(Rn)  | (Rn + X) points to the operand. X is stored in the next word.                                                               |
| 01/1  | Symbolic mode             | ADDR   | (PC + X) points to the operand. X is stored in the next word. Indexed mode X(PC) is used.                                   |
| 01/1  | Absolute mode             | &ADDR  | The word following the instruction contains the absolute address. X is stored in the next word. Indexed mode X(SR) is used. |
| 10/–  | Indirect register mode    | @Rn    | Rn is used as a pointer to the operand.                                                                                     |
| 11/–  | Indirect<br>autoincrement | @Rn+   | Rn is used as a pointer to the operand. Rn is incremented afterwards by 1 for .B instructions and by 2 for .W instructions. |
| 11/-  | Immediate mode            | #N     | The word following the instruction contains the immediate constant N. Indirect autoincrement mode @ PC+ is used.            |

The seven addressing modes are explained in detail in the following sections. Most of the examples show the same addressing mode for the source and destination, but any valid combination of source and destination addressing modes is possible in an instruction.

## Note: Use of Labels EDE, TONI, TOM, and LEO

Throughout MSP430 documentation *EDE, TONI, TOM, and LEO* are used as generic labels. They are only labels. They have no special meaning.

## 3.3.1 Register Mode

The register mode is described in Table 3–4.

Table 3-4. Register Mode Description

|                          | Assei             | nbler Code          | Content of ROM                   |  |  |  |
|--------------------------|-------------------|---------------------|----------------------------------|--|--|--|
|                          | MOV               | R10,R11             | MOV R10,R11                      |  |  |  |
| Length: One or two words |                   |                     |                                  |  |  |  |
| Opera                    | ation: Mo         | ove the content of  | R10 to R11. R10 is not affected. |  |  |  |
| Comment: Va              |                   | llid for source and | destination                      |  |  |  |
| Exam                     | nple: MC          | V R10,R11           |                                  |  |  |  |
|                          | Before:           |                     | After:                           |  |  |  |
| R10                      | 0A023h            | R10                 | 0A023h                           |  |  |  |
| R11                      | 0FA15h            | R11                 | 0A023h                           |  |  |  |
| PC                       | PC <sub>old</sub> | PC                  | PC <sub>old</sub> + 2            |  |  |  |

Note: Data in Registers

The data in the register can be accessed using word or byte instructions. If byte instructions are used, the high byte is always 0 in the result. The status bits are handled according to the result of the byte instruction.

#### 3.3.2 Indexed Mode

The indexed mode is described in Table 3–5.

Table 3–5. Indexed Mode Description

| Assembler Code  | Content of ROM  |
|-----------------|-----------------|
| MOV 2(R5),6(R6) | MOV X(R5),Y(R6) |
|                 | X = 2           |
|                 | Y = 6           |

Length: Two or three words

Operation: Move the contents of the source address (contents of R5 + 2)

to the destination address (contents of R6 + 6). The source and destination registers (R5 and R6) are not affected. In indexed mode, the program counter is incremented automatically so that program execution continues with the

next instruction.

Comment: Valid for source and destination

Example: MOV 2 (R5), 6 (R6);

| Before:                    | Address<br>Space           | Register                     | After:                     | Address<br>Space                     |          | Register |
|----------------------------|----------------------------|------------------------------|----------------------------|--------------------------------------|----------|----------|
| 0FF16h<br>0FF14h<br>0FF12h | 00006h<br>00002h<br>04596h | R5 01080h<br>R6 0108Ch<br>PC | 0FF16h<br>0FF14h<br>0FF12h | 0xxxxh<br>00006h<br>00002h<br>04596h | PC<br>RS |          |
| 01094h<br>01092h<br>01090h | 0xxxxh<br>05555h<br>0xxxxh | 0108Ch<br>+0006h<br>01092h   | 01094h<br>01092h<br>01090h | 0xxxxh<br>01234h<br>0xxxxh           |          |          |
| 01084h<br>01082h<br>01080h | Oxxxxh O1234h Oxxxxh       | 01080h<br>+0002h<br>01082h   | 01084h<br>01082h<br>01080h | 0xxxxh<br>01234h<br>0xxxxh           |          |          |

## 3.3.3 Symbolic Mode

The symbolic mode is described in Table 3–6.

Table 3-6. Symbolic Mode Description

| Assembler Code | Content of ROM  |
|----------------|-----------------|
| MOV EDE, TONI  | MOV X(PC),Y(PC) |
|                | X = EDE - PC    |
|                | Y = TONI - PC   |

Length: Two or three words

Operation: Move the contents of the source address EDE (contents of

PC+X) to the destination address TONI (contents of PC+Y). The words after the instruction contain the differences between the PC and the source or destination addresses. The assembler computes and inserts offsets X and Y automatically. With symbolic mode, the program counter (PC) is incremented automatically so that program execution

continues with the next instruction.

Comment: Valid for source and destination

Example: MOV EDE, TONI ; Source address EDE = 0F016h

;Dest. address TONI=01114h

| Before: |         |    |          | After: |         |          |
|---------|---------|----|----------|--------|---------|----------|
|         | Address |    | Register |        | Address | Register |
|         | Space   |    |          |        | Space   |          |
|         |         |    |          |        | 0xxxxh  | PC       |
| 0FF16h  | 011FEh  |    |          | 0FF16h | 011FEh  |          |
| 0FF14h  | 0F102h  |    |          | 0FF14h | 0F102h  |          |
| 0FF12h  | 04090h  | PC |          | 0FF12h | 04090h  |          |
|         |         |    |          |        |         |          |
|         |         |    | 0FF14h   |        |         |          |
| 0F018h  | 0xxxxh  |    | +0F102h  | 0F018h | 0xxxxh  |          |
| 0F016h  | 0A123h  |    | 0F016h   | 0F016h | 0A123h  |          |
| 0F014h  | 0xxxxh  |    |          | 0F014h | 0xxxxh  |          |
|         |         |    |          |        |         |          |
|         | 1 1     |    | 0FF16h   |        | 1       |          |
| 01116h  | 0xxxxh  |    | +011FEh  | 01116h | 0xxxxh  |          |
| 01114h  | 05555h  |    | 01114h   | 01114h | 0A123h  |          |
| 01112h  | 0xxxxh  |    |          | 01112h | 0xxxxh  |          |
|         |         |    |          |        |         |          |

#### 3.3.4 Absolute Mode

The absolute mode is described in Table 3–7.

Table 3-7. Absolute Mode Description

|            | Asseml                       | oler Code                                                                                                                                                                                                                                                                                                 |         | Con         | tent of RO                   | M    |          |  |
|------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------|------------------------------|------|----------|--|
|            | MOV &E                       | DE,&TONI                                                                                                                                                                                                                                                                                                  |         | MOV         | X(0),Y(                      | 0)   |          |  |
|            |                              |                                                                                                                                                                                                                                                                                                           |         |             | X = EDE                      |      |          |  |
|            |                              |                                                                                                                                                                                                                                                                                                           |         |             | Y = TONI                     |      |          |  |
| Length:    | Two                          | or three w                                                                                                                                                                                                                                                                                                | ords    |             |                              |      |          |  |
| Operation: | dest<br>cont<br>addi<br>auto | Move the contents of the source address EDE to the destination address TONI. The words after the instruction contain the absolute address of the source and destination addresses. With absolute mode, the PC is incremented automatically so that program execution continues with the next instruction. |         |             |                              |      |          |  |
| Comment:   | Valid                        | d for source                                                                                                                                                                                                                                                                                              | e and o | destination |                              |      |          |  |
| Example:   | MOV                          | &EDE,&                                                                                                                                                                                                                                                                                                    | TONI    | ;Source a   |                              |      |          |  |
| Before:    | Address<br>Space             | R                                                                                                                                                                                                                                                                                                         | egister | After:      | Address<br>Space<br>I 0xxxxh | l pc | Register |  |
| 0FF16h     | 01114h                       |                                                                                                                                                                                                                                                                                                           |         | 0FF16h      | 01114h                       |      |          |  |
| 0FF14h     | 0F016h                       | -                                                                                                                                                                                                                                                                                                         |         | 0FF14h      | 0F016h                       | 1    |          |  |
| 0FF12h     | 04292h                       | PC                                                                                                                                                                                                                                                                                                        |         | 0FF12h      | 04292h                       |      |          |  |
|            | 1                            | <br>                                                                                                                                                                                                                                                                                                      |         |             | 1                            | <br> |          |  |
| 0F018h     | 0xxxxh                       | ו                                                                                                                                                                                                                                                                                                         |         | 0F018h      | 0xxxxh                       | 1    |          |  |
| 0F016h     | 0A123l                       | า                                                                                                                                                                                                                                                                                                         |         | 0F016h      | 0A123h                       | 1    |          |  |
| 0F014h     | 0xxxxh                       | ]                                                                                                                                                                                                                                                                                                         |         | 0F014h      | 0xxxxh                       |      |          |  |
|            | 1                            | 1                                                                                                                                                                                                                                                                                                         |         |             | 1                            | <br> |          |  |
| 01116h     | 0xxxxh                       | _                                                                                                                                                                                                                                                                                                         |         | 01116h      | 0xxxxh                       |      |          |  |
| 01114h     | 01234h                       | _                                                                                                                                                                                                                                                                                                         |         | 01114h      | 0A123h                       | 1    |          |  |
| 01112h     | 0xxxxh                       | 7                                                                                                                                                                                                                                                                                                         |         | 01112h      | 0xxxxh                       | 1    |          |  |
|            |                              | 7                                                                                                                                                                                                                                                                                                         |         |             |                              | 1    |          |  |

This address mode is mainly for hardware peripheral modules that are located at an absolute, fixed address. These are addressed with absolute mode to ensure software transportability (for example, position-independent code).

## 3.3.5 Indirect Register Mode

The indirect register mode is described in Table 3–8.

Table 3–8. Indirect Mode Description

|         | Assembler Code               |                    |                           | Content of ROM |                  |             |             |
|---------|------------------------------|--------------------|---------------------------|----------------|------------------|-------------|-------------|
|         | MOV                          | @R10,0             | (R11)                     | М              | OV @R10          | ,0(R11)     |             |
| Length  | n:                           | One or tw          | wo words                  |                |                  |             |             |
| Opera   | tion:                        |                    | contents on addrified.    |                |                  | •           | ,           |
| Comm    | ent:                         | Valid only operand | y for source<br>is 0(Rd). | e operand.     | The subs         | stitute for | destination |
| Examp   | ole:                         | MOV.B              | @R10,0(F                  | 211)           |                  |             |             |
| Before: | Address<br>Space<br>I 0xxxxh | I                  | Register                  | After:         | Address<br>Space | l pc        | Register    |
| 0FF16h  | 0000h                        | R10                | 0FA33h                    | 0FF16h         | 0000h            | R10         | 0FA33h      |
| 0FF14h  | 04AEBh                       | PC R11             | 002A7h                    | 0FF14h         | 04AEBh           | R11         | 002A7h      |
| 0FF12h  | 0xxxxh                       |                    |                           | 0FF12h         | 0xxxxh           | 1           |             |
|         |                              | 1                  |                           |                |                  | 1           |             |
|         |                              | 1                  |                           |                |                  | 1           |             |
| 0FA34h  | 0xxxxh                       | 1                  |                           | 0FA34h         | 0xxxxh           | 1           |             |
| 0FA32h  | 05BC1h                       | 1                  |                           | 0FA32h         | 05BC1h           |             |             |
| 0FA30h  | 0xxxxh                       |                    |                           | 0FA30h         | 0xxxxh           |             |             |
|         |                              | I                  |                           |                |                  | l           |             |
| 002A8h  | 0xxh                         | 1                  |                           | 002A8h         | 0xxh             |             |             |
| 002A7h  | 012h                         | †                  |                           | 002A7h         | 05Bh             | †           |             |
| 002A6h  | 0xxh                         | 1                  |                           | 002A6h         | 0xxh             | 1           |             |
|         |                              | †                  |                           |                |                  | 1           |             |

## 3.3.6 Indirect Autoincrement Mode

The indirect autoincrement mode is described in Table 3–9.

Table 3–9. Indirect Autoincrement Mode Description

|             | Assembler Code  |               |                           | Content of ROM                       |                         |                                        |                                                                                          |
|-------------|-----------------|---------------|---------------------------|--------------------------------------|-------------------------|----------------------------------------|------------------------------------------------------------------------------------------|
|             | MOV             | @R10          | +,0(F                     | R11)                                 | MO                      | V @R10+                                | ,0(R11)                                                                                  |
| Length:     |                 | One o         | r two                     | words                                |                         |                                        |                                                                                          |
| ·<br>1<br>i |                 | the de incren | estina<br>nente<br>tion a | tion addr<br>d by 1 f<br>fter the fe | ess (conte<br>or a byte | ents of R1<br>operation<br>ts to the n | (contents of R10<br>1). Register R10<br>n, or 2 for a w<br>ext address with<br>ocessing. |
| Commer      | nt:             |               |                           |                                      | •                       |                                        | itute for destinat                                                                       |
| Example     | :               | MOV           | @R1                       | 0+,0(R1                              | 1)                      |                                        |                                                                                          |
|             | Addres<br>Space | s<br>I        | ı                         | Register                             | After:                  | Address<br>Space                       | Registe                                                                                  |
| 0FF18h      | 0xxxx           | ch ch         |                           |                                      | 0FF18h                  | 0xxxxh                                 | PC                                                                                       |
| 0FF16h      | 00000           | )h            | R10                       | 0FA32h                               | 0FF16h                  | 00000h                                 | R10 0FA34                                                                                |
| 0FF14h      | 04ABE           | 3h PC         | R11                       | 010A8h                               | 0FF14h                  | 04ABBh                                 | R11 010A8                                                                                |
| 0FF12h      | 0xxxx           | (h            |                           |                                      | 0FF12h                  | 0xxxxh                                 |                                                                                          |
| ,<br>       |                 | i             |                           |                                      |                         | '<br>                                  | '<br>                                                                                    |
| 0FA34h      | 0xxxx           | th            |                           |                                      | 0FA34h                  | 0xxxxh                                 | ]                                                                                        |
| 0FA32h      | 05BC            | 1h            |                           |                                      | 0FA32h                  | 05BC1h                                 | ]                                                                                        |
| 0FA30h      | 0xxxx           | h             |                           |                                      | 0FA30h                  | 0xxxxh                                 |                                                                                          |
| '<br>       |                 | i             |                           |                                      |                         | '<br>                                  | '<br>                                                                                    |
| 010AAh      | 0xxxx           | h             |                           |                                      | 010AAh                  | 0xxxxh                                 | 1                                                                                        |
| 010A8h      | 01234           | h             |                           |                                      | 010A8h                  | 05BC1h                                 | 1                                                                                        |
|             |                 |               |                           |                                      |                         |                                        |                                                                                          |

The autoincrementing of the register contents occurs after the operand is fetched. This is shown in Figure 3–8.

Figure 3-8. Operand Fetch Operation



#### 3.3.7 Immediate Mode

The immediate mode is described in Table 3–10.

Table 3–10. Immediate Mode Description

| Assembler Code | Content of ROM |  |  |
|----------------|----------------|--|--|
| MOV #45h, TONI | MOV @PC+,X(PC) |  |  |
|                | 45             |  |  |
|                | X = TONI - PC  |  |  |

Length: Two or three words

It is one word less if a constant of CG1 or CG2 can be used.

Operation: Move the immediate constant 45h, which is contained in the

word following the instruction, to destination address TONI. When fetching the source, the program counter points to the word following the instruction and moves the contents to the

destination.

Comment: Valid only for a source operand.

Example: MOV #45h, TONI

| Before: | Address<br>Space |    | Register | After: | Address<br>Space |    | Register |
|---------|------------------|----|----------|--------|------------------|----|----------|
|         |                  |    |          | 0FF18h | 0xxxxh           | PC |          |
| 0FF16h  | 01192h           |    |          | 0FF16h | 01192h           |    |          |
| 0FF14h  | 00045h           |    |          | 0FF14h | 00045h           |    |          |
| 0FF12h  | 040B0h           | PC |          | 0FF12h | 040B0h           |    |          |
|         |                  |    |          |        |                  |    |          |
|         |                  |    | 0FF16h   |        |                  | l  |          |
| 010AAh  | 0xxxxh           |    | +01192h  | 010AAh | 0xxxxh           |    |          |
| 010A8h  | 01234h           |    | 010A8h   | 010A8h | 00045h           |    |          |
| 010A6h  | 0xxxxh           |    |          | 010A6h | 0xxxxh           |    |          |
|         |                  |    |          |        |                  |    |          |

#### 3.4 Instruction Set

The complete MSP430 instruction set consists of 27 core instructions and 24 emulated instructions. The core instructions are instructions that have unique op-codes decoded by the CPU. The emulated instructions are instructions that make code easier to write and read, but do not have op-codes themselves, instead they are replaced automatically by the assembler with an equivalent core instruction. There is no code or performance penalty for using emulated instruction.

□ Dual-operand
 □ Single-operand
 □ Jump
 All single-operand and dual-operand instructions can be byte or word instructions by using .B or .W extensions. Byte instructions are used to access

There are three core-instruction formats:

instructions by using .B or .W extensions. Byte instructions are used to access byte data or byte peripherals. Word instructions are used to access word data or word peripherals. If no extension is used, the instruction is a word instruction.

The source and destination of an instruction are defined by the following fields:

src The source operand defined by As and S-reg dst The destination operand defined by Ad and D-reg The addressing bits responsible for the addressing mode used As for the source (src) S-reg The working register used for the source (src) Ad The addressing bits responsible for the addressing mode used for the destination (dst) D-reg The working register used for the destination (dst) B/W Byte or word operation: 0: word operation 1: byte operation

#### Note: Destination Address

Destination addresses are valid anywhere in the memory map. However, when using an instruction that modifies the contents of the destination, the user must ensure the destination address is writable. For example, a masked-ROM location would be a valid destination address, but the contents are not modifiable, so the results of the instruction would be lost.

## 3.4.1 Double-Operand (Format I) Instructions

Figure 3–9 illustrates the double-operand instruction format.

Figure 3-9. Double Operand Instruction Format



Table 3–11 lists and describes the double operand instructions.

Table 3–11. Double Operand Instructions

| Mnemonic | 0,      |                                                                         | Status Bits |   |   |   |
|----------|---------|-------------------------------------------------------------------------|-------------|---|---|---|
|          | D-Reg   |                                                                         | V           | N | Z | С |
| MOV(.B)  | src,dst | $src \to dst$                                                           | -           | - | - | - |
| ADD(.B)  | src,dst | $src + dst \to dst$                                                     | *           | * | * | * |
| ADDC(.B) | src,dst | $src + dst + C \rightarrow dst$                                         | *           | * | * | * |
| SUB(.B)  | src,dst | $dst + .not.src + 1 \rightarrow dst$                                    | *           | * | * | * |
| SUBC(.B) | src,dst | $dst + .not.src + C \rightarrow dst$                                    | *           | * | * | * |
| CMP(.B)  | src,dst | dst - src                                                               | *           | * | * | * |
| DADD(.B) | src,dst | $\text{src} + \text{dst} + \text{C} \rightarrow \text{dst (decimally)}$ | *           | * | * | * |
| BIT(.B)  | src,dst | src .and. dst                                                           | 0           | * | * | * |
| BIC(.B)  | src,dst | .not.src .and. $\text{dst} \rightarrow \text{dst}$                      | _           | _ | _ | _ |
| BIS(.B)  | src,dst | $\text{src .or. dst} \to \text{dst}$                                    | _           | _ | _ | _ |
| XOR(.B)  | src,dst | $\text{src .xor. dst} \to \text{dst}$                                   | *           | * | * | * |
| AND(.B)  | src,dst | $src.and. dst \rightarrow dst$                                          | 0           | * | * | * |

- \* The status bit is affected
- The status bit is not affected
- 0 The status bit is cleared
- 1 The status bit is set

#### Note: Instructions CMP and SUB

The instructions CMP and SUB are identical except for the storage of the result. The same is true for the BIT and AND instructions.

## 3.4.2 Single-Operand (Format II) Instructions

Figure 3–10 illustrates the single-operand instruction format.

Figure 3–10. Single Operand Instruction Format



Table 3–12 lists and describes the single operand instructions.

Table 3–12. Single Operand Instructions

| Mnemonic | S-Reg, | Operation                                          | Stat | Status Bits |   |   |
|----------|--------|----------------------------------------------------|------|-------------|---|---|
|          | D-Reg  |                                                    | ٧    | N           | Z | С |
| RRC(.B)  | dst    | $C \to MSB \to \dots LSB \to C$                    | *    | *           | * | * |
| RRA(.B)  | dst    | $MSB \to MSB \to LSB \to C$                        | 0    | *           | * | * |
| PUSH(.B) | src    | $SP-2 \rightarrow SP,src \rightarrow @SP$          | -    | -           | _ | _ |
| SWPB     | dst    | Swap bytes                                         | -    | -           | _ | _ |
| CALL     | dst    | $SP-2 \rightarrow SP, PC\text{+}2 \rightarrow @SP$ | -    | _           | _ | - |
|          |        | $dst \to PC$                                       |      |             |   |   |
| RETI     |        | $TOS \rightarrow SR,  SP + 2 \rightarrow SP$       | *    | *           | * | * |
|          |        | $TOS \rightarrow PC, SP + 2 \rightarrow SP$        |      |             |   |   |
| SXT      | dst    | Bit $7 \rightarrow$ Bit 8Bit 15                    | 0    | *           | * | * |

- \* The status bit is affected
- The status bit is not affected
- 0 The status bit is cleared
- 1 The status bit is set

All addressing modes are possible for the CALL instruction. If the symbolic mode (ADDRESS), the immediate mode (#N), the absolute mode (&EDE) or the indexed mode x(RN) is used, the word that follows contains the address information.

## 3.4.3 **Jumps**

Figure 3–11 shows the conditional-jump instruction format.

Figure 3–11. Jump Instruction Format



Table 3–13 lists and describes the jump instructions.

Table 3–13. Jump Instructions

| Mnemonic | S-Reg, D-Reg | Operation                            |
|----------|--------------|--------------------------------------|
| JEQ/JZ   | Label        | Jump to label if zero bit is set     |
| JNE/JNZ  | Label        | Jump to label if zero bit is reset   |
| JC       | Label        | Jump to label if carry bit is set    |
| JNC      | Label        | Jump to label if carry bit is reset  |
| JN       | Label        | Jump to label if negative bit is set |
| JGE      | Label        | Jump to label if $(N.XOR. V) = 0$    |
| JL       | Label        | Jump to label if (N .XOR. V) = 1     |
| JMP      | Label        | Jump to label unconditionally        |

Conditional jumps support program branching relative to the PC and do not affect the status bits. The possible jump range is from -511 to +512 words relative to the PC value at the jump instruction. The 10-bit program-counter offset is treated as a signed 10-bit value that is doubled and added to the program counter:

$$PC_{new} = PC_{old} + 2 + PC_{offset} \times 2$$

\*ADC[.W] Add carry to destination
\*ADC.B Add carry to destination

Syntax ADC dst or ADC.W dst

ADC.B dst

**Operation**  $dst + C \rightarrow dst$ 

**Emulation** ADDC #0,dst

ADDC.B #0,dst

**Description** The carry bit (C) is added to the destination operand. The previous contents

of the destination are lost.

Status Bits N: Set if result is negative, reset if positive

Z: Set if result is zero, reset otherwise

C: Set if dst was incremented from 0FFFh to 0000, reset otherwise Set if dst was incremented from 0FFh to 00, reset otherwise

V: Set if an arithmetic overflow occurs, otherwise reset

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** The 16-bit counter pointed to by R13 is added to a 32-bit counter pointed to

by R12.

ADD @R13,0(R12) ; Add LSDs

ADC 2(R12); Add carry to MSD

**Example** The 8-bit counter pointed to by R13 is added to a 16-bit counter pointed to by

R12.

ADD.B @R13,0(R12) ; Add LSDs

ADC.B 1(R12); Add carry to MSD

ADD[.W] Add source to destination ADD.B Add source to destination

Syntax ADD src,dst or ADD.W src,dst

ADD.B src,dst

**Operation** src + dst -> dst

**Description** The source operand is added to the destination operand. The source operand

is not affected. The previous contents of the destination are lost.

Status Bits N: Set if result is negative, reset if positive

Z: Set if result is zero, reset otherwise

C: Set if there is a carry from the result, cleared if notV: Set if an arithmetic overflow occurs, otherwise reset

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** R5 is increased by 10. The jump to TONI is performed on a carry.

ADD #10,R5

JC TONI ; Carry occurred ; No carry

**Example** R5 is increased by 10. The jump to TONI is performed on a carry.

ADD.B #10,R5 ; Add 10 to Lowbyte of R5

JC TONI ; Carry occurred, if (R5) ≥ 246 [0Ah+0F6h]

.....; No carry

ADDC[.W] Add source and carry to destination ADDC.B Add source and carry to destination

Syntax ADDC src,dst or ADDC.W src,dst

ADDC.B src,dst

**Operation**  $src + dst + C \rightarrow dst$ 

**Description** The source operand and the carry bit (C) are added to the destination operand.

The source operand is not affected. The previous contents of the destination

are lost.

Status Bits N: Set if result is negative, reset if positive

Z: Set if result is zero, reset otherwise

C: Set if there is a carry from the MSB of the result, reset otherwise

V: Set if an arithmetic overflow occurs, otherwise reset

Mode Bits OSCOFF, CPUOFF, and GIE are not affected.

**Example** The 32-bit counter pointed to by R13 is added to a 32-bit counter, eleven words

(20/2 + 2/2) above the pointer in R13.

ADD @R13+,20(R13) ; ADD LSDs with no carry in ADDC @R13+,20(R13) ; ADD MSDs with carry ... ; resulting from the LSDs

**Example** The 24-bit counter pointed to by R13 is added to a 24-bit counter, eleven words

above the pointer in R13.

ADD.B @R13+,10(R13) ; ADD LSDs with no carry in ADDC.B @R13+,10(R13) ; ADD medium Bits with carry ADDC.B @R13+,10(R13) ; ADD MSDs with carry

. ; resulting from the LSDs

AND[.W] Source AND destination AND.B Source AND destination

Syntax AND src,dst or AND.W src,dst

AND.B src,dst

**Operation** src .AND. dst -> dst

**Description** The source operand and the destination operand are logically ANDed. The

result is placed into the destination.

Status Bits N: Set if result MSB is set, reset if not set

Z: Set if result is zero, reset otherwise

C: Set if result is not zero, reset otherwise ( = .NOT. Zero)

V: Reset

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** The bits set in R5 are used as a mask (#0AA55h) for the word addressed by

TOM. If the result is zero, a branch is taken to label TONI.

MOV #0AA55h,R5 ; Load mask into register R5

AND R5,TOM ; mask word addressed by TOM with R5

JZ TONI ;

.....; Result is not zero

;

or

;

AND #0AA55h,TOM

JZ TONI

**Example** The bits of mask #0A5h are logically ANDed with the low byte TOM. If the result

is zero, a branch is taken to label TONI.

AND.B #0A5h,TOM ; mask Lowbyte TOM with 0A5h

JZ TONI

.....; Result is not zero

BIC[.W] Clear bits in destination BIC.B Clear bits in destination

Syntax BIC src,dst or BIC.W src,dst

BIC.B src,dst

**Operation** .NOT.src .AND. dst -> dst

**Description** The inverted source operand and the destination operand are logically

ANDed. The result is placed into the destination. The source operand is not

affected.

Status Bits Status bits are not affected.

Mode Bits OSCOFF, CPUOFF, and GIE are not affected.

**Example** The six MSBs of the RAM word LEO are cleared.

BIC #0FC00h,LEO ; Clear 6 MSBs in MEM(LEO)

**Example** The five MSBs of the RAM byte LEO are cleared.

BIC.B #0F8h,LEO ; Clear 5 MSBs in Ram location LEO

BIS[.W] Set bits in destination
BIS.B Set bits in destination

Syntax BIS src,dst or BIS.W src,dst

BIS.B src,dst

**Operation** src .OR. dst -> dst

**Description** The source operand and the destination operand are logically ORed. The

result is placed into the destination. The source operand is not affected.

**Status Bits** Status bits are not affected.

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** The six LSBs of the RAM word TOM are set.

BIS #003Fh,TOM; set the six LSBs in RAM location TOM

**Example** The three MSBs of RAM byte TOM are set.

BIS.B #0E0h,TOM ; set the 3 MSBs in RAM location TOM

BIT[.W] Test bits in destination
BIT.B Test bits in destination

Syntax BIT src,dst or BIT.W src,dst

Operation src .AND. dst

**Description** The source and destination operands are logically ANDed. The result affects

only the status bits. The source and destination operands are not affected.

Status Bits N: Set if MSB of result is set, reset otherwise

Z: Set if result is zero, reset otherwise

C: Set if result is not zero, reset otherwise (.NOT. Zero)

V: Reset

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** If bit 9 of R8 is set, a branch is taken to label TOM.

BIT #0200h,R8 ; bit 9 of R8 set?

JNZ TOM ; Yes, branch to TOM

.. ; No, proceed

**Example** If bit 3 of R8 is set, a branch is taken to label TOM.

BIT.B #8,R8 JC TOM

**Example** 

A serial communication receive bit (RCV) is tested. Because the carry bit is equal to the state of the tested bit while using the BIT instruction to test a single bit, the carry bit is used by the subsequent instruction; the read information is shifted into register RECBUF.

; Serial communication with LSB is shifted first:

; XXXX XXXX XXXX XXXX

BIT.B #RCV,RCCTL ; Bit info into carry

RRC RECBUF ; Carry -> MSB of RECBUF

; CXXX XXXX

.....; repeat previous two instructions

..... ; 8 times

; cccc cccc ; ^ ^ ; MSB LSB

; Serial communication with MSB shifted first:

BIT.B #RCV,RCCTL ; Bit info into carry

RLC.B RECBUF ; Carry -> LSB of RECBUF

; XXXX XXXC

....; repeat previous two instructions

..... ; 8 times

; cccc cccc ; | LSB

; MSB

\* BR, BRANCH Branch to ...... destination

Syntax BR dst

**Operation** dst -> PC

**Emulation** MOV dst,PC

**Description** An unconditional branch is taken to an address anywhere in the 64K address

space. All source addressing modes can be used. The branch instruction is

a word instruction.

Status Bits Status bits are not affected.

**Example** Examples for all addressing modes are given.

BR #EXEC ;Branch to label EXEC or direct branch (e.g. #0A4h)

; Core instruction MOV @PC+,PC

BR EXEC ; Branch to the address contained in EXEC

; Core instruction MOV X(PC),PC

; Indirect address

BR &EXEC ; Branch to the address contained in absolute

; address EXEC

; Core instruction MOV X(0),PC

; Indirect address

BR R5; Branch to the address contained in R5

; Core instruction MOV R5,PC

; Indirect R5

BR @R5 ; Branch to the address contained in the word

; pointed to by R5.

; Core instruction MOV @R5,PC

; Indirect, indirect R5

BR @R5+ ; Branch to the address contained in the word pointed

; to by R5 and increment pointer in R5 afterwards. ; The next time—S/W flow uses R5 pointer—it can

; alter program execution due to access to ; next address in a table pointed to by R5

; Core instruction MOV @R5,PC

; Indirect, indirect R5 with autoincrement

BR X(R5); Branch to the address contained in the address

; pointed to by R5 + X (e.g. table with address ; starting at X). X can be an address or a label

; Core instruction MOV X(R5),PC

; Indirect, indirect R5 + X

**CALL** Subroutine

Syntax CALL dst

**Operation** dst -> tmp dst is evaluated and stored

SP - 2 -> SP

PC -> @SP PC updated to TOS tmp -> PC dst saved to PC

**Description** A subroutine call is made to an address anywhere in the 64K address space.

All addressing modes can be used. The return address (the address of the following instruction) is stored on the stack. The call instruction is a word

instruction.

**Status Bits** Status bits are not affected.

**Example** Examples for all addressing modes are given.

CALL #EXEC ; Call on label EXEC or immediate address (e.g. #0A4h)

; SP-2  $\rightarrow$  SP, PC+2  $\rightarrow$  @SP, @PC+  $\rightarrow$  PC

CALL EXEC ; Call on the address contained in EXEC

; SP-2  $\rightarrow$  SP, PC+2  $\rightarrow$  @SP, X(PC)  $\rightarrow$  PC

; Indirect address

CALL &EXEC ; Call on the address contained in absolute address

; EXEC

; SP-2  $\rightarrow$  SP, PC+2  $\rightarrow$  @SP, X(0)  $\rightarrow$  PC

; Indirect address

CALL R5; Call on the address contained in R5

; SP-2  $\rightarrow$  SP, PC+2  $\rightarrow$  @SP, R5  $\rightarrow$  PC

; Indirect R5

CALL @R5; Call on the address contained in the word

; pointed to by R5

; SP-2  $\rightarrow$  SP, PC+2  $\rightarrow$  @SP, @R5  $\rightarrow$  PC

; Indirect, indirect R5

CALL @R5+ ; Call on the address contained in the word

; pointed to by R5 and increment pointer in R5. ; The next time—S/W flow uses R5 pointer—

; it can alter the program execution due to

, it can alter the program execution due to

; access to next address in a table pointed to by R5

; SP-2  $\rightarrow$  SP, PC+2  $\rightarrow$  @SP, @R5  $\rightarrow$  PC ; Indirect, indirect R5 with autoincrement

CALL X(R5); Call on the address contained in the address pointed

; to by R5 + X (e.g. table with address starting at X)

; X can be an address or a label

; SP-2  $\rightarrow$  SP, PC+2  $\rightarrow$  @SP, X(R5)  $\rightarrow$  PC

; Indirect, indirect R5 + X

\* CLR[.W] Clear destination
\* CLR.B Clear destination

Syntax CLR dst or CLR.W dst

CLR.B dst

**Operation** 0 -> dst

Emulation MOV #0,dst

MOV.B #0,dst

**Description** The destination operand is cleared.

**Status Bits** Status bits are not affected.

**Example** RAM word TONI is cleared.

CLR TONI ; 0 -> TONI

**Example** Register R5 is cleared.

CLR R5

**Example** RAM byte TONI is cleared.

CLR.B TONI ; 0 -> TONI

3-30

\* CLRC Clear carry bit

Syntax CLRC

**Operation**  $0 \rightarrow C$ 

Emulation BIC #1,SR

**Description** The carry bit (C) is cleared. The clear carry instruction is a word instruction.

Status Bits N: Not affected

Z: Not affectedC: ClearedV: Not affected

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** The 16-bit decimal counter pointed to by R13 is added to a 32-bit counter

pointed to by R12.

CLRC ; C=0: defines start

DADD @R13,0(R12); add 16-bit counter to low word of 32-bit counter

DADC 2(R12) ; add carry to high word of 32-bit counter

\* CLRN Clear negative bit

Syntax CLRN

or

(.NOT.src .AND. dst -> dst)

**Emulation** BIC #4,SR

**Description** The constant 04h is inverted (0FFFBh) and is logically ANDed with the

destination operand. The result is placed into the destination. The clear

negative bit instruction is a word instruction.

Status Bits N: Reset to 0

Z: Not affectedC: Not affectedV: Not affected

Mode Bits OSCOFF, CPUOFF, and GIE are not affected.

**Example** The Negative bit in the status register is cleared. This avoids special treatment

with negative numbers of the subroutine called.

CLRN

CALL SUBR

.....

SUBR JN SUBRET ; If input is negative: do nothing and return

.....

SUBRET RET

\* CLRZ Clear zero bit

Syntax CLRZ

or

(.NOT.src .AND. dst -> dst)

Emulation BIC #2,SR

Description The constant 02h is inverted (0FFFDh) and logically ANDed with the

destination operand. The result is placed into the destination. The clear zero

bit instruction is a word instruction.

Status Bits N: Not affected

Z: Reset to 0C: Not affectedV: Not affected

Mode Bits OSCOFF, CPUOFF, and GIE are not affected.

**Example** The zero bit in the status register is cleared.

CLRZ

CMP[.W] Compare source and destination CMP.B Compare source and destination

**Syntax** CMP src,dst CMP.W src,dst

> CMP.B src,dst

Operation dst + .NOT.src + 1

(dst - src)

Description The source operand is subtracted from the destination operand. This is

> accomplished by adding the 1s complement of the source operand plus 1. The two operands are not affected and the result is not stored; only the status bits

are affected.

**Status Bits** N: Set if result is negative, reset if positive (src >= dst)

Z: Set if result is zero, reset otherwise (src = dst)

C: Set if there is a carry from the MSB of the result, reset otherwise

V: Set if an arithmetic overflow occurs, otherwise reset

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

Example R5 and R6 are compared. If they are equal, the program continues at the label

EQUAL.

CMP R5,R6 : R5 = R6?JEQ **EQUAL** ; YES, JUMP

**Example** Two RAM blocks are compared. If they are not equal, the program branches

to the label ERROR.

MOV #NUM,R5 ; number of words to be compared MOV #BLOCK1,R6 ; BLOCK1 start address in R6 MOV #BLOCK2,R7 ; BLOCK2 start address in R7 CMP

L\$1 @R6+,0(R7); Are Words equal? R6 increments

> JNZ **ERROR** ; No, branch to ERROR INCD R7 ; Increment R7 pointer DEC ; Are all words compared? R5 JNZ L\$1 ; No, another compare

**Example** The RAM bytes addressed by EDE and TONI are compared. If they are equal,

the program continues at the label EQUAL.

CMP.B EDE,TONI ; MEM(EDE) = MEM(TONI)?

JEQ **EQUAL** ; YES, JUMP

3-34

\* DADC[.W] Add carry decimally to destination
\* DADC.B Add carry decimally to destination

Syntax DADC dst or DADC.W src,dst

DADC.B dst

**Operation** dst + C -> dst (decimally)

**Emulation** DADD #0,dst

DADD.B #0,dst

**Description** The carry bit (C) is added decimally to the destination.

Status Bits N: Set if MSB is 1

Z: Set if dst is 0, reset otherwise

C: Set if destination increments from 9999 to 0000, reset otherwise Set if destination increments from 99 to 00, reset otherwise

V: Undefined

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** The four-digit decimal number contained in R5 is added to an eight-digit deci-

mal number pointed to by R8.

CLRC ; Reset carry

; next instruction's start condition is defined

DADD R5,0(R8) ; Add LSDs + C DADC 2(R8) ; Add carry to MSD

**Example** The two-digit decimal number contained in R5 is added to a four-digit decimal

number pointed to by R8.

CLRC ; Reset carry

; next instruction's start condition is defined

DADD.B R5,0(R8) ; Add LSDs + C DADC 1(R8) ; Add carry to MSDs **DADD[.W]** Source and carry added decimally to destination Source and carry added decimally to destination

Syntax DADD src,dst or DADD.W src,dst

DADD.B src,dst

**Operation** src + dst + C -> dst (decimally)

**Description** The source operand and the destination operand are treated as four binary

coded decimals (BCD) with positive signs. The source operand and the carry bit (C) are added decimally to the destination operand. The source operand is not affected. The previous contents of the destination are lost. The result is

not defined for non-BCD numbers.

Status Bits N: Set if the MSB is 1, reset otherwise

Z: Set if result is zero, reset otherwiseC: Set if the result is greater than 999Set if the result is greater than 99

V: Undefined

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** The eight-digit BCD number contained in R5 and R6 is added decimally to an

eight-digit BCD number contained in R3 and R4 (R6 and R4 contain the

MSDs).

CLRC ; clear carry DADD R5,R3 ; add LSDs

DADD R6,R4; add MSDs with carry

JC OVERFLOW; If carry occurs go to error handling routine

**Example** The two-digit decimal counter in the RAM byte CNT is incremented by one.

CLRC ; clear carry

DADD.B #1,CNT ; increment decimal counter

or

SETC

DADD.B #0,CNT ; ≡ DADC.B CNT

3-36

\* **DEC[.W]** Decrement destination \* **DEC.B** Decrement destination

Syntax DEC dst or DEC.W dst

DEC.B dst

**Operation**  $dst - 1 \rightarrow dst$ 

EmulationSUB#1,dstEmulationSUB.B#1,dst

**Description** The destination operand is decremented by one. The original contents are

lost.

Status Bits N: Set if result is negative, reset if positive

Z: Set if dst contained 1, reset otherwiseC: Reset if dst contained 0, set otherwise

V: Set if an arithmetic overflow occurs, otherwise reset.

Set if initial value of destination was 08000h, otherwise reset. Set if initial value of destination was 080h, otherwise reset.

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** R10 is decremented by 1

DEC R10 ; Decrement R10

; Move a block of 255 bytes from memory location starting with EDE to memory location starting with ;TONI. Tables should not overlap: start of destination address TONI must not be within the range EDE ; to EDE+0FEh

:

L\$1

MOV #EDE,R6 MOV #255,R10 MOV.B @R6+,TONI-EDE-1(R6) DEC R10

JNZ L\$1

; Do not transfer tables using the routine above with the overlap shown in Figure 3–12.

Figure 3–12. Decrement Overlap



\* DECD[.W] Double-decrement destination \* DECD.B Double-decrement destination

DECD **Syntax** dst DECD.W dst

> DECD.B dst

Operation  $dst - 2 \rightarrow dst$ 

**Emulation** SUB #2,dst **Emulation** SUB.B #2,dst

Description The destination operand is decremented by two. The original contents are lost.

**Status Bits** N: Set if result is negative, reset if positive

> Z: Set if dst contained 2, reset otherwise C: Reset if dst contained 0 or 1, set otherwise

V: Set if an arithmetic overflow occurs, otherwise reset.

Set if initial value of destination was 08001 or 08000h, otherwise reset. Set if initial value of destination was 081 or 080h, otherwise reset.

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

Example R10 is decremented by 2.

> DECD R10 ; Decrement R10 by two

; Move a block of 255 words from memory location starting with EDE to memory location ; starting with TONI

; Tables should not overlap: start of destination address TONI must not be within the

; range EDE to EDE+0FEh

MOV #EDE,R6 MOV #510,R10

L\$1 MOV @R6+,TONI-EDE-2(R6)

> DECD R10 JNZ L\$1

**Example** Memory at location LEO is decremented by two.

> DECD.B LEO ; Decrement MEM(LEO)

Decrement status byte STATUS by two.

DECD.B **STATUS** 

3-38

\* **DINT** Disable (general) interrupts

Syntax DINT

or

(0FFF7h .AND.  $SR \rightarrow SR$  / .NOT.src .AND.  $dst \rightarrow dst$ )

**Emulation** BIC #8,SR

**Description** All interrupts are disabled.

The constant 08h is inverted and logically ANDed with the status register (SR).

The result is placed into the SR.

Status Bits Status bits are not affected.

Mode Bits GIE is reset. OSCOFF and CPUOFF are not affected.

**Example** The general interrupt enable (GIE) bit in the status register is cleared to allow

a nondisrupted move of a 32-bit counter. This ensures that the counter is not

modified during the move by any interrupt.

DINT ; All interrupt events using the GIE bit are disabled

NOP

MOV COUNTHI,R5 ; Copy counter

MOV COUNTLO,R6

EINT ; All interrupt events using the GIE bit are enabled

Note: Disable Interrupt

If any code sequence needs to be protected from interruption, the DINT should be executed at least one instruction before the beginning of the uninterruptible sequence, or should be followed by a NOP instruction.

\* EINT Enable (general) interrupts

Syntax EINT

or

(0008h .OR. SR -> SR / .src .OR. dst -> dst)

Emulation BIS #8,SR

**Description** All interrupts are enabled.

The constant #08h and the status register SR are logically ORed. The result

is placed into the SR.

**Status Bits** Status bits are not affected.

Mode Bits GIE is set. OSCOFF and CPUOFF are not affected.

**Example** The general interrupt enable (GIE) bit in the status register is set.

; Interrupt routine of ports P1.2 to P1.7

; P1IN is the address of the register where all port bits are read. P1IFG is the address of

; the register where all interrupt events are latched.

;

PUSH.B &P1IN

BIC.B @SP,&P1IFG ; Reset only accepted flags

EINT ; Preset port 1 interrupt flags stored on stack

; other interrupts are allowed

BIT #Mask,@SP

JEQ MaskOK ; Flags are present identically to mask: jump

• • • • • • •

MaskOK BIC #Mask,@SP

.....

INCD SP ; Housekeeping: inverse to PUSH instruction

; at the start of interrupt subroutine. Corrects

; the stack pointer.

RETI

Note: Enable Interrupt

The instruction following the enable interrupt instruction (EINT) is always executed, even if an interrupt service request is pending when the interrupts are enable.

\* INC[.W] Increment destination
\* INC.B Increment destination

Syntax INC dst or INC.W dst

INC.B dst

**Operation** dst + 1 -> dst

**Emulation** ADD #1,dst

**Description** The destination operand is incremented by one. The original contents are lost.

Status Bits N: Set if result is negative, reset if positive

Z: Set if dst contained 0FFFFh, reset otherwise Set if dst contained 0FFh, reset otherwiseC: Set if dst contained 0FFFFh, reset otherwise Set if dst contained 0FFh, reset otherwise

V: Set if dst contained 07FFFh, reset otherwise Set if dst contained 07Fh, reset otherwise

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** The status byte, STATUS, of a process is incremented. When it is equal to 11,

a branch to OVFL is taken.

INC.B STATUS
CMP.B #11,STATUS

JEQ OVFL

\* INCD[.W] Double-increment destination
\* INCD.B Double-increment destination

Syntax INCD dst or INCD.W dst

INCD.B dst

**Operation**  $dst + 2 \rightarrow dst$ 

EmulationADD#2,dstEmulationADD.B#2,dst

**Example** The destination operand is incremented by two. The original contents are lost.

Status Bits N: Set if result is negative, reset if positive

Z: Set if dst contained 0FFFEh, reset otherwise Set if dst contained 0FEh, reset otherwise

C: Set if dst contained 0FFFEh or 0FFFh, reset otherwiseSet if dst contained 0FEh or 0FFh, reset otherwiseV: Set if dst contained 07FFEh or 07FFFh, reset otherwise

Set if dst contained 07Eh or 07Fh, reset otherwise

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** The item on the top of the stack (TOS) is removed without using a register.

. . . . .

PUSH R5; R5 is the result of a calculation, which is stored

; in the system stack

INCD SP ; Remove TOS by double-increment from stack

; Do not use INCD.B, SP is a word-aligned

; register

**RET** 

**Example** The byte on the top of the stack is incremented by two.

INCD.B 0(SP) ; Byte on TOS is increment by two

\* INV[.W] Invert destination
\* INV.B Invert destination

Syntax INV dst

INV.B dst

**Operation** .NOT.dst -> dst

EmulationXOR#0FFFFh,dstEmulationXOR.B#0FFh,dst

**Description** The destination operand is inverted. The original contents are lost.

Status Bits N: Set if result is negative, reset if positive

Z: Set if dst contained 0FFFh, reset otherwise Set if dst contained 0FFh, reset otherwise

C: Set if result is not zero, reset otherwise ( = .NOT. Zero) Set if result is not zero, reset otherwise ( = .NOT. Zero)

V: Set if initial destination operand was negative, otherwise reset

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** Content of R5 is negated (twos complement).

MOV #00AEh,R5 ; R5 = 000AEh INV R5 ; Invert R5, R5 = 0FF51h INC R5 ; R5 is now negated, R5 = 0FF52h

**Example** Content of memory byte LEO is negated.

JC Jump if carry set

JHS Jump if higher or same

Syntax JC label

JHS label

**Operation** If C = 1:  $PC + 2 \times offset -> PC$ 

If C = 0: execute following instruction

**Description** The status register carry bit (C) is tested. If it is set, the 10-bit signed offset

contained in the instruction LSBs is added to the program counter. If C is reset, the next instruction following the jump is executed. JC (jump if carry/higher or

same) is used for the comparison of unsigned numbers (0 to 65536).

Status Bits Status bits are not affected.

**Example** The P1IN.1 signal is used to define or control the program flow.

BIT #01h,&P1IN ; State of signal -> Carry

JC PROGA ; If carry=1 then execute program routine A

.....; Carry=0, execute program here

**Example** R5 is compared to 15. If the content is higher or the same, branch to LABEL.

CMP #15,R5

JHS LABEL ; Jump is taken if R5  $\geq$  15 ...... ; Continue here if R5 < 15

JEQ, JZ Jump if equal, jump if zero

**Syntax JEQ** label, JΖ label

Operation If Z = 1: PC + 2 × offset -> PC

If Z = 0: execute following instruction

Description The status register zero bit (Z) is tested. If it is set, the 10-bit signed offset

contained in the instruction LSBs is added to the program counter. If Z is not

set, the instruction following the jump is executed.

**Status Bits** Status bits are not affected.

**Example** Jump to address TONI if R7 contains zero.

> TST R7 ; Test R7 JΖ TONI ; if zero: JUMP

**Example** Jump to address LEO if R6 is equal to the table contents.

> CMP R6,Table(R5) ; Compare content of R6 with content of

> > ; MEM (table address + content of R5)

**JEQ** ; Jump if both data are equal **LEO** 

; No, data are not equal, continue here

**Example** Branch to LABEL if R5 is 0.

> **TST** R5 JΖ **LABEL**

. . . . . .

**JGE** Jump if greater or equal

Syntax JGE label

**Operation** If (N . XOR. V) = 0 then jump to label:  $PC + 2 \times offset -> PC$ 

If (N.XOR. V) = 1 then execute the following instruction

**Description** The status register negative bit (N) and overflow bit (V) are tested. If both N

and V are set or reset, the 10-bit signed offset contained in the instruction LSBs is added to the program counter. If only one is set, the instruction following the

jump is executed.

This allows comparison of signed integers.

**Status Bits** Status bits are not affected.

**Example** When the content of R6 is greater or equal to the memory pointed to by R7,

the program continues at label EDE.

CMP @R7,R6 ;  $R6 \ge (R7)$ ?, compare on signed numbers

JGE EDE ; Yes,  $R6 \ge (R7)$  ..... ; No, proceed

.....

JL Jump if less

Syntax JL label

**Operation** If (N . XOR. V) = 1 then jump to label:  $PC + 2 \times offset -> PC$ 

If (N .XOR. V) = 0 then execute following instruction

**Description** The status register negative bit (N) and overflow bit (V) are tested. If only one

is set, the 10-bit signed offset contained in the instruction LSBs is added to the program counter. If both N and V are set or reset, the instruction following the

jump is executed.

This allows comparison of signed integers.

Status Bits Status bits are not affected.

**Example** When the content of R6 is less than the memory pointed to by R7, the program

continues at label EDE.

CMP @R7,R6 ; R6 < (R7)?, compare on signed numbers

JL EDE ; Yes, R6 < (R7) ; No, proceed

.....

**JMP** Jump unconditionally

Syntax JMP label

**Operation** PC +  $2 \times \text{offset} \rightarrow \text{PC}$ 

**Description** The 10-bit signed offset contained in the instruction LSBs is added to the

program counter.

Status Bits Status bits are not affected.

Hint: This one-word instruction replaces the BRANCH instruction in the range of

-511 to +512 words relative to the current program counter.

**JN** Jump if negative

Syntax JN label

**Operation** if N = 1:  $PC + 2 \times offset -> PC$ 

if N = 0: execute following instruction

**Description** The negative bit (N) of the status register is tested. If it is set, the 10-bit signed

offset contained in the instruction LSBs is added to the program counter. If N

is reset, the next instruction following the jump is executed.

Status Bits Status bits are not affected.

**Example** The result of a computation in R5 is to be subtracted from COUNT. If the result

is negative, COUNT is to be cleared and the program continues execution in

another path.

SUB R5,COUNT ; COUNT – R5 -> COUNT

JN L\$1 ; If negative continue with COUNT=0 at PC=L\$1

.....; Continue with COUNT≥0

.....

.....

L\$1 CLR COUNT

.....

.....

JNC Jump if carry not set

JLO Jump if lower

Syntax JNC label

JLO label

**Operation** if C = 0:  $PC + 2 \times offset -> PC$ 

if C = 1: execute following instruction

**Description** The status register carry bit (C) is tested. If it is reset, the 10-bit signed offset

contained in the instruction LSBs is added to the program counter. If C is set, the next instruction following the jump is executed. JNC (jump if no carry/lower)  $\frac{1}{2}$ 

is used for the comparison of unsigned numbers (0 to 65536).

Status Bits Status bits are not affected.

**Example** The result in R6 is added in BUFFER. If an overflow occurs, an error handling

routine at address ERROR is used.

ADD R6,BUFFER ; BUFFER + R6  $\rightarrow$  BUFFER JNC CONT ; No carry, jump to CONT

ERROR ; Error handler start

.....

....

CONT ; Continue with normal program flow

.....

**Example** Branch to STL2 if byte STATUS contains 1 or 0.

CMP.B #2,STATUS

JLO STL2 ; STATUS < 2

..... ; STATUS  $\geq$  2, continue here

JNE Jump if not equal JNZ Jump if not zero

Syntax JNE label

JNZ label

**Operation** If Z = 0: PC + 2 × offset -> PC

If Z = 1: execute following instruction

**Description** The status register zero bit (Z) is tested. If it is reset, the 10-bit signed offset

contained in the instruction LSBs is added to the program counter. If Z is set,

the next instruction following the jump is executed.

Status Bits Status bits are not affected.

**Example** Jump to address TONI if R7 and R8 have different contents.

CMP R7,R8 ; COMPARE R7 WITH R8

JNE TONI ; if different: jump ..... ; if equal, continue

MOV[.W] Move source to destination MOV.B Move source to destination

**Syntax** MOV src,dst MOV.W src,dst

> MOV.B src.dst

Operation src -> dst

Description The source operand is moved to the destination.

The source operand is not affected. The previous contents of the destination

are lost.

**Status Bits** Status bits are not affected.

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** The contents of table EDE (word data) are copied to table TOM. The length

of the tables must be 020h locations.

MOV #EDE,R10 ; Prepare pointer MOV #020h,R9 ; Prepare counter

MOV @R10+,TOM-EDE-2(R10) ; Use pointer in R10 for both tables Loop

> DEC R9 ; Decrement counter

JNZ Loop ; Counter ≠ 0, continue copying

; Copying completed . . . . . .

. . . . . . . . . . . .

**Example** The contents of table EDE (byte data) are copied to table TOM. The length of

the tables should be 020h locations

MOV #EDE,R10 ; Prepare pointer MOV #020h,R9 ; Prepare counter MOV.B @R10+,TOM-EDE-1(R10); Use pointer in R10 for

; both tables

DEC R9 : Decrement counter JNZ ; Counter ≠ 0, continue Loop

; copying

; Copying completed

. . . . . .

Loop

\* NOP No operation **Syntax** NOP Operation None MOV **Emulation** #0, R3 Description No operation is performed. The instruction may be used for the elimination of instructions during the software check or for defined waiting times. **Status Bits** Status bits are not affected. The NOP instruction is mainly used for two purposes: ☐ To fill one, two, or three memory words ☐ To adjust software timing

## Note: Emulating No-Operation Instruction

Other instructions can emulate the NOP function while providing different numbers of instruction cycles and code words. Some examples are:

## Examples:

| MOV | #0,R3       | ; 1 cycle, 1 word   |
|-----|-------------|---------------------|
| MOV | 0(R4),0(R4) | ; 6 cycles, 3 words |
| MOV | @R4,0(R4)   | ; 5 cycles, 2 words |
| BIC | #0,EDE(R4)  | ; 4 cycles, 2 words |
| JMP | \$+2        | ; 2 cycles, 1 word  |
| BIC | #0,R5       | ; 1 cycle, 1 word   |

However, care should be taken when using these examples to prevent unintended results. For example, if MOV 0(R4), 0(R4) is used and the value in R4 is 120h, then a security violation will occur with the watchdog timer (address 120h) because the security key was not used.

\* POP[.W] Pop word from stack to destination \* POP.B Pop byte from stack to destination

POP **Syntax** dst POP.B dst

Operation @SP -> temp SP + 2 -> SP temp -> dst

**Emulation** MOV @SP+,dst MOV.W @SP+,dst or

**Emulation** MOV.B @SP+,dst

Description The stack location pointed to by the stack pointer (TOS) is moved to the

destination. The stack pointer is incremented by two afterwards.

**Status Bits** Status bits are not affected.

**Example** The contents of R7 and the status register are restored from the stack.

> POP R7 ; Restore R7

POP SR ; Restore status register

**Example** The contents of RAM byte LEO is restored from the stack.

> POP.B **LEO** ; The low byte of the stack is moved to LEO.

**Example** The contents of R7 is restored from the stack.

> POP.B R7 ; The low byte of the stack is moved to R7,

> > ; the high byte of R7 is 00h

The contents of the memory pointed to by R7 and the status register are Example

restored from the stack.

POP.B 0(R7) ; The low byte of the stack is moved to the

; the byte which is pointed to by R7

: Example: R7 = 203h

Mem(R7) = low byte of system stack

R7 = 20Ah: Example:

Mem(R7) = low byte of system stack

POP SR ; Last word on stack moved to the SR

Note: The System Stack Pointer

The system stack pointer (SP) is always incremented by two, independent of the byte suffix.

PUSH[.W] Push word onto stack
PUSH.B Push byte onto stack

Syntax PUSH src or PUSH.W src

PUSH.B src

**Operation** SP  $-2 \rightarrow SP$ 

 $src \rightarrow @SP$ 

**Description** The stack pointer is decremented by two, then the source operand is moved

to the RAM word addressed by the stack pointer (TOS).

Status Bits Status bits are not affected.

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** The contents of the status register and R8 are saved on the stack.

PUSH SR ; save status register

PUSH R8 ; save R8

**Example** The contents of the peripheral TCDAT is saved on the stack.

PUSH.B &TCDAT ; save data from 8-bit peripheral module,

; address TCDAT, onto stack

Note: The System Stack Pointer

The system stack pointer (SP) is always decremented by two, independent of the byte suffix.

\* **RET** Return from subroutine

Syntax RET

 $\textbf{Operation} \qquad \qquad @SP \rightarrow PC$ 

 $SP + 2 \rightarrow SP$ 

Emulation MOV @SP+,PC

**Description** The return address pushed onto the stack by a CALL instruction is moved to

the program counter. The program continues at the code address following the

subroutine call.

**Status Bits** Status bits are not affected.

| Return fro                     | m interrupt                                                                                         |
|--------------------------------|-----------------------------------------------------------------------------------------------------|
| RETI                           |                                                                                                     |
| TOS<br>SP + 2<br>TOS<br>SP + 2 | $\begin{array}{l} \rightarrow SR \\ \rightarrow SP \\ \rightarrow PC \\ \rightarrow SP \end{array}$ |
|                                | RETI<br>TOS<br>SP + 2                                                                               |

### **Description**

The status register is restored to the value at the beginning of the interrupt service routine by replacing the present SR contents with the TOS contents. The stack pointer (SP) is incremented by two.

The program counter is restored to the value at the beginning of interrupt service. This is the consecutive step after the interrupted program flow. Restoration is performed by replacing the present PC contents with the TOS memory contents. The stack pointer (SP) is incremented.

Status Bits

N: restored from system stackZ: restored from system stackC: restored from system stackV: restored from system stack

**Mode Bits** 

OSCOFF, CPUOFF, and GIE are restored from system stack.

**Example** 

Figure 3–13 illustrates the main program interrupt.

Figure 3–13. Main Program Interrupt



\* RLA[.W] Rotate left arithmetically
\* RLA.B Rotate left arithmetically

Syntax RLA dst or RLA.W dst

RLA.B dst

**Operation** C <- MSB <- MSB-1 .... LSB+1 <- LSB <- 0

**Emulation** ADD dst,dst ADD.B dst,dst

**Description** The destination operand is shifted left one position as shown in Figure 3–14.

The MSB is shifted into the carry bit (C) and the LSB is filled with 0. The RLA

instruction acts as a signed multiplication by 2.

An overflow occurs if  $dst \ge 04000h$  and dst < 0C000h before operation is performed: the result has changed sign.

Figure 3-14. Destination Operand—Arithmetic Shift Left



An overflow occurs if  $dst \ge 040h$  and dst < 0C0h before the operation is performed: the result has changed sign.

Status Bits N: Set if result is negative, reset if positive

Z: Set if result is zero, reset otherwise

C: Loaded from the MSB

V: Set if an arithmetic overflow occurs:

the initial value is 04000h ≤ dst < 0C000h; reset otherwise

Set if an arithmetic overflow occurs:

the initial value is  $040h \le dst < 0C0h$ ; reset otherwise

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** R7 is multiplied by 2.

RLA R7; Shift left R7 ( $\times$  2)

**Example** The low byte of R7 is multiplied by 4.

RLA.B R7 ; Shift left low byte of R7  $(\times 2)$  RLA.B R7 ; Shift left low byte of R7  $(\times 4)$ 

Note: RLA Substitution

The assembler does not recognize the instruction:

RLA @R5+, RLA.B @R5+, or RLA(.B) @R5

It must be substituted by:

ADD @R5+,-2(R5) ADD.B @R5+,-1(R5) or ADD(.B) @R5

\* RLC[.W] Rotate left through carry
\* RLC.B Rotate left through carry

Syntax RLC dst or RLC.W dst

RLC.B dst

Operation  $C \leftarrow MSB \leftarrow MSB-1 \dots LSB+1 \leftarrow LSB \leftarrow C$ 

**Emulation** ADDC dst,dst

**Description** The destination operand is shifted left one position as shown in Figure 3–15.

The carry bit (C) is shifted into the LSB and the MSB is shifted into the carry

bit (C).

Figure 3–15. Destination Operand—Carry Left Shift



Status Bits N: Set if result is negative, reset if positive

Z: Set if result is zero, reset otherwise

C: Loaded from the MSB

V: Set if an arithmetic overflow occurs

the initial value is 04000h ≤ dst < 0C000h; reset otherwise

Set if an arithmetic overflow occurs:

the initial value is  $040h \le dst < 0C0h$ ; reset otherwise

Mode Bits OSCOFF, CPUOFF, and GIE are not affected.

**Example** R5 is shifted left one position.

RLC R5;  $(R5 \times 2) + C -> R5$ 

**Example** The input P1IN.1 information is shifted into the LSB of R5.

BIT.B #2,&P1IN ; Information -> Carry

RLC R5 ; Carry=P0in.1 -> LSB of R5

**Example** The MEM(LEO) content is shifted left one position.

RLC.B LEO ;  $Mem(LEO) \times 2 + C \rightarrow Mem(LEO)$ 

Note: RLC and RLC.B Substitution

The assembler does not recognize the instruction:

RLC @R5+, RLC.B @R5+, or RLC(.B) @R5

It must be substituted by:

ADDC @R5+,-2(R5) ADDC.B @R5+,-1(R5) or ADDC(.B) @R5

RRA[.W] Rotate right arithmetically RRA.B Rotate right arithmetically

Syntax RRA dst or RRA.W dst

RRA.B dst

Operation MSB -> MSB, MSB -> MSB-1, ... LSB+1 -> LSB, LSB -> C

**Description** The destination operand is shifted right one position as shown in Figure 3–16.

The MSB is shifted into the MSB, the MSB is shifted into the MSB-1, and the

LSB+1 is shifted into the LSB.

Figure 3–16. Destination Operand—Arithmetic Right Shift



Status Bits N: Set if result is negative, reset if positive

Z: Set if result is zero, reset otherwise

C: Loaded from the LSB

V: Reset

Mode Bits OSCOFF, CPUOFF, and GIE are not affected.

**Example** R5 is shifted right one position. The MSB retains the old value. It operates

equal to an arithmetic division by 2.

RRA R5 ; R5/2 -> R5

The value in R5 is multiplied by 0.75 (0.5 + 0.25).

PUSH R5; Hold R5 temporarily using stack

RRA R5 ;  $R5 \times 0.5 \rightarrow R5$ 

ADD @SP+,R5 ;  $R5 \times 0.5 + R5 = 1.5 \times R5 -> R5$ RRA R5 ;  $(1.5 \times R5) \times 0.5 = 0.75 \times R5 -> R5$ 

.....

**Example** The low byte of R5 is shifted right one position. The MSB retains the old value.

It operates equal to an arithmetic division by 2.

RRA.B R5; R5/2 -> R5: operation is on low byte only

; High byte of R5 is reset

PUSH.B R5;  $R5 \times 0.5 \rightarrow TOS$ 

RRA.B @SP ;  $TOS \times 0.5 = 0.5 \times R5 \times 0.5 = 0.25 \times R5 \rightarrow TOS$ 

ADD.B @SP+,R5 ;  $R5 \times 0.5 + R5 \times 0.25 = 0.75 \times R5 -> R5$ 

.....

RRC[.W] Rotate right through carry RRC.B Rotate right through carry

Syntax RRC dst or RRC.W dst

RRC dst

Operation  $C \rightarrow MSB \rightarrow MSB-1 \dots LSB+1 \rightarrow LSB \rightarrow C$ 

**Description** The destination operand is shifted right one position as shown in Figure 3–17.

The carry bit (C) is shifted into the MSB, the LSB is shifted into the carry bit (C).

Figure 3–17. Destination Operand—Carry Right Shift



Status Bits N: Set if result is negative, reset if positive

Z: Set if result is zero, reset otherwise

C: Loaded from the LSB

V: Reset

Mode Bits OSCOFF, CPUOFF, and GIE are not affected.

**Example** R5 is shifted right one position. The MSB is loaded with 1.

SETC ; Prepare carry for MSB RRC R5 ;  $R5/2 + 8000h \rightarrow R5$ 

**Example** R5 is shifted right one position. The MSB is loaded with 1.

SETC ; Prepare carry for MSB

RRC.B R5; R5/2 + 80h  $\rightarrow$  R5; low byte of R5 is used

\* **SBC[.W]**Subtract source and borrow/.NOT. carry from destination
\* **SBC.B**Subtract source and borrow/.NOT. carry from destination

Syntax SBC dst or SBC.W dst

SBC.B dst

**Operation** dst + 0FFFFh + C -> dst

dst + 0FFh + C -> dst

**Emulation** SUBC #0,dst

SUBC.B #0,dst

**Description** The carry bit (C) is added to the destination operand minus one. The previous

contents of the destination are lost.

Status Bits N: Set if result is negative, reset if positive

Z: Set if result is zero, reset otherwise

C: Set if there is a carry from the MSB of the result, reset otherwise.

Set to 1 if no borrow, reset if borrow.

V: Set if an arithmetic overflow occurs, reset otherwise.

Mode Bits OSCOFF, CPUOFF, and GIE are not affected.

**Example** The 16-bit counter pointed to by R13 is subtracted from a 32-bit counter

pointed to by R12.

SUB @R13,0(R12) ; Subtract LSDs

SBC 2(R12) ; Subtract carry from MSD

**Example** The 8-bit counter pointed to by R13 is subtracted from a 16-bit counter pointed

to by R12.

SUB.B @R13,0(R12) ; Subtract LSDs

SBC.B 1(R12); Subtract carry from MSD

Note: Borrow Implementation.

The borrow is treated as a .NOT. carry: Borrow Carry bit

Yes 0 No 1 \* **SETC** Set carry bit

Syntax SETC

Operation 1 -> C

Emulation BIS #1,SR

**Description** The carry bit (C) is set.

Status Bits N: Not affected

Z: Not affected

C: Set

V: Not affected

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** Emulation of the decimal subtraction:

Subtract R5 from R6 decimally

Assume that R5 = 03987h and R6 = 04137h

DSUB ADD #06666h,R5 ; Move content R5 from 0-9 to 6-0Fh

; R5 = 03987h + 06666h = 09FEDh

INV R5 ; Invert this (result back to 0–9)

; R5 = .NOT. R5 = 06012h

SETC ; Prepare carry = 1

DADD R5,R6 ; Emulate subtraction by addition of:

; (010000h - R5 - 1); R6 = R6 + R5 + 1

; R6 = 0150h

\* **SETN** Set negative bit

**Syntax** SETN

Operation 1 -> N

**Emulation** BIS #4,SR

**Description** The negative bit (N) is set.

Status Bits N: Set

Z: Not affectedC: Not affectedV: Not affected

Mode Bits OSCOFF, CPUOFF, and GIE are not affected.

\* **SETZ** Set zero bit

**Syntax** SETZ

**Operation**  $1 \rightarrow Z$ 

Emulation BIS #2,SR

**Description** The zero bit (Z) is set.

Status Bits N: Not affected

Z: Set

C: Not affectedV: Not affected

Mode Bits OSCOFF, CPUOFF, and GIE are not affected.

SUB[.W]Subtract source from destinationSUB.BSubtract source from destination

Syntax SUB src,dst or SUB.W src,dst

SUB.B src,dst

**Operation** dst + .NOT.src + 1 -> dst

or

[(dst - src -> dst)]

**Description** The source operand is subtracted from the destination operand by adding the

source operand's 1s complement and the constant 1. The source operand is

not affected. The previous contents of the destination are lost.

Status Bits N: Set if result is negative, reset if positive

Z: Set if result is zero, reset otherwise

C: Set if there is a carry from the MSB of the result, reset otherwise.

Set to 1 if no borrow, reset if borrow.

V: Set if an arithmetic overflow occurs, otherwise reset

Mode Bits OSCOFF, CPUOFF, and GIE are not affected.

**Example** See example at the SBC instruction.

**Example** See example at the SBC.B instruction.

Note: Borrow Is Treated as a .NOT.

The borrow is treated as a .NOT. carry: Borrow Carry bit

Yes 0 No 1 SUBC[.W]SBB[.W] SUBC.B,SBB.B Subtract source and borrow/.NOT. carry from destination Subtract source and borrow/.NOT. carry from destination

**Syntax** 

SUBC src,dst or SUBC.W src,dst or SBB src,dst or SBB.W src,dst SUBC.B src,dst or SBB.B src,dst

Operation

dst + .NOT.src + C -> dst

or

(dst - src - 1 + C -> dst)

Description

The source operand is subtracted from the destination operand by adding the source operand's 1s complement and the carry bit (C). The source operand is not affected. The previous contents of the destination are lost.

**Status Bits** 

N: Set if result is negative, reset if positive.Z: Set if result is zero, reset otherwise.

C: Set if there is a carry from the MSB of the result, reset otherwise.

Set to 1 if no borrow, reset if borrow.

V: Set if an arithmetic overflow occurs, reset otherwise.

Mode Bits

OSCOFF, CPUOFF, and GIE are not affected.

**Example** 

Two floating point mantissas (24 bits) are subtracted. LSBs are in R13 and R10, MSBs are in R12 and R9.

SUB.W R13,R10 ; 16-bit part, LSBs SUBC.B R12,R9 ; 8-bit part, MSBs

**Example** 

The 16-bit counter pointed to by R13 is subtracted from a 16-bit counter in R10

and R11(MSD).

SUB.B @R13+,R10 ; Subtract LSDs without carry SUBC.B @R13,R11 ; Subtract MSDs with carry ; resulting from the LSDs

Note: Borrow Implementation

The borrow is treated as a .NOT. carry: Borrow Carry bit

Yes 0 No 1 SWPB Swap bytes

Syntax SWPB dst

**Operation** Bits 15 to 8 <-> bits 7 to 0

**Description** The destination operand high and low bytes are exchanged as shown in

Figure 3–18.

**Status Bits** Status bits are not affected.

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

Figure 3-18. Destination Operand Byte Swap



# Example

MOV #040BFh,R7 ; 0100000010111111 -> R7 SWPB R7 ; 1011111101000000 in R7

**Example** The value in R5 is multiplied by 256. The result is stored in R5,R4.

SWPB R5;

MOV R5,R4 ;Copy the swapped value to R4

BIC #0FF00h,R5 ;Correct the result BIC #00FFh,R4 ;Correct the result

SXT Extend Sign

Syntax SXT dst

**Operation** Bit 7 -> Bit 8 ...... Bit 15

**Description** The sign of the low byte is extended into the high byte as shown in Figure 3–19.

Status Bits N: Set if result is negative, reset if positive

Z: Set if result is zero, reset otherwise

C: Set if result is not zero, reset otherwise (.NOT. Zero)

V: Reset

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

Figure 3–19. Destination Operand Sign Extension



### **Example**

R7 is loaded with the P1IN value. The operation of the sign-extend instruction expands bit 8 to bit 15 with the value of bit 7.

R7 is then added to R6.

MOV.B &P1IN,R7 ; P1IN = 080h: .... 1000 0000 SXT R7 ; R7 = 0FF80h: 1111 1111 1000 0000

\* TST[.W] Test destination
\* TST.B Test destination

Syntax TST dst or TST.W dst

TST.B dst

**Operation** dst + 0FFFFh + 1

dst + 0FFh + 1

**Emulation** CMP #0,dst

CMP.B #0,dst

**Description** The destination operand is compared with zero. The status bits are set accord-

ing to the result. The destination is not affected.

Status Bits N: Set if destination is negative, reset if positive

Z: Set if destination contains zero, reset otherwise

C: Set V: Reset

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** R7 is tested. If it is negative, continue at R7NEG; if it is positive but not zero,

continue at R7POS.

TST R7 ; Test R7
JN R7NEG ; R7 is negative
JZ R7ZERO ; R7 is zero

R7POS ; R7 is positive but not zero

R7NEG ..... ; R7 is negative R7ZERO ..... ; R7 is zero

**Example** The low byte of R7 is tested. If it is negative, continue at R7NEG; if it is positive

but not zero, continue at R7POS.

TST.B R7 ; Test low byte of R7

JN R7NEG ; Low byte of R7 is negative JZ R7ZERO ; Low byte of R7 is zero

R7POS ; Low byte of R7 is positive but not zero

R7NEG ..... ; Low byte of R7 is negative R7ZERO ..... ; Low byte of R7 is zero

XOR[.W] Exclusive OR of source with destination XOR.B Exclusive OR of source with destination

Syntax XOR src,dst or XOR.W src,dst

XOR.B src,dst

**Operation** src .XOR. dst -> dst

**Description** The source and destination operands are exclusive ORed. The result is placed

into the destination. The source operand is not affected.

Status Bits N: Set if result MSB is set, reset if not set

Z: Set if result is zero, reset otherwise

C: Set if result is not zero, reset otherwise ( = .NOT. Zero)

V: Set if both operands are negative

**Mode Bits** OSCOFF, CPUOFF, and GIE are not affected.

**Example** The bits set in R6 toggle the bits in the RAM word TONI.

XOR R6,TONI ; Toggle bits of word TONI on the bits set in R6

**Example** The bits set in R6 toggle the bits in the RAM byte TONI.

XOR.B R6,TONI ; Toggle bits of byte TONI on the bits set in

; low byte of R6

**Example** Reset to 0 those bits in low byte of R7 that are different from bits in RAM byte

EDE.

XOR.B EDE,R7 ; Set different bit to "1s"

INV.B R7 ; Invert Lowbyte, Highbyte is 0h

# 3.4.4 Instruction Cycles and Lengths

The number of CPU clock cycles required for an instruction depends on the instruction format and the addressing modes used - not the instruction itself. The number of clock cycles refers to the MCLK.

## **Interrupt and Reset Cycles**

Table 3–14 lists the CPU cycles for interrupt overhead and reset.

Table 3-14. Interrupt and Reset Cycles

| Action                       | No. of<br>Cycles | Length of<br>Instruction |
|------------------------------|------------------|--------------------------|
| Return from interrupt (RETI) | 5                | 1                        |
| Interrupt accepted           | 6                | _                        |
| WDT reset                    | 4                |                          |
| Reset (RST/NMI)              | 4                | _                        |

# Format-II (Single Operand) Instruction Cycles and Lengths

Table 3–15 lists the length and CPU cycles for all addressing modes of format-II instructions.

Table 3–15. Format-II Instruction Cycles and Lengths

|                    | No.                   | of Cycles |                          | _       |              |
|--------------------|-----------------------|-----------|--------------------------|---------|--------------|
| Addressing<br>Mode | RRA, RRC<br>SWPB, SXT | PUSH      | Length of<br>Instruction | Example |              |
| Rn                 | 1                     | 3         | 4                        | 1       | SWPB R5      |
| @Rn                | 3                     | 4         | 4                        | 1       | RRC @R9      |
| @Rn+               | 3                     | 5         | 5                        | 1       | SWPB @R10+   |
| #N                 | (See note)            | 4         | 5                        | 2       | CALL #0F000h |
| X(Rn)              | 4                     | 5         | 5                        | 2       | CALL 2(R7)   |
| EDE                | 4                     | 5         | 5                        | 2       | PUSH EDE     |
| &EDE               | 4                     | 5         | 5                        | 2       | SXT &EDE     |

Note: Instruction Format II Immediate Mode

Do not use instructions RRA, RRC, SWPB, and SXT with the immediate mode in the destination field. Use of these in the immediate mode results in an unpredictable program operation.

### Format-III (Jump) Instruction Cycles and Lengths

All jump instructions require one code word, and take two CPU cycles to execute, regardless of whether the jump is taken or not.

# Format-I (Double Operand) Instruction Cycles and Lengths

Table 3–16 lists the length and CPU cycles for all addressing modes of format-linstructions.

Table 3–16. Format 1 Instruction Cycles and Lengths

| Addressing Mode |       | No. of | Length of   |     |              |
|-----------------|-------|--------|-------------|-----|--------------|
| Src             | Dst   | Cycles | Instruction |     | Example      |
| Rn              | Rm    | 1      | 1           | VOM | R5,R8        |
|                 | PC    | 2      | 1           | BR  | R9           |
|                 | x(Rm) | 4      | 2           | ADD | R5,4(R6)     |
|                 | EDE   | 4      | 2           | XOR | R8,EDE       |
|                 | &EDE  | 4      | 2           | MOV | R5,&EDE      |
| @Rn             | Rm    | 2      | 1           | AND | @R4,R5       |
|                 | PC    | 2      | 1           | BR  | @R8          |
|                 | x(Rm) | 5      | 2           | XOR | @R5,8(R6)    |
|                 | EDE   | 5      | 2           | MOV | @R5,EDE      |
|                 | &EDE  | 5      | 2           | XOR | @R5,&EDE     |
| @Rn+            | Rm    | 2      | 1           | ADD | @R5+,R6      |
|                 | PC    | 3      | 1           | BR  | @R9+         |
|                 | x(Rm) | 5      | 2           | XOR | @R5,8(R6)    |
|                 | EDE   | 5      | 2           | MOV | @R9+,EDE     |
|                 | &EDE  | 5      | 2           | MOV | @R9+,&EDE    |
| #N              | Rm    | 2      | 2           | MOV | #20,R9       |
|                 | PC    | 3      | 2           | BR  | #2AEh        |
|                 | x(Rm) | 5      | 3           | MOV | #0300h,0(SP) |
|                 | EDE   | 5      | 3           | ADD | #33,EDE      |
|                 | &EDE  | 5      | 3           | ADD | #33,&EDE     |
| x(Rn)           | Rm    | 3      | 2           | MOV | 2(R5),R7     |
|                 | PC    | 3      | 2           | BR  | 2 (R6)       |
|                 | TONI  | 6      | 3           | MOV | 4(R7),TONI   |
|                 | x(Rm) | 6      | 3           | ADD | 4(R4),6(R9)  |
|                 | &TONI | 6      | 3           | MOV | 2(R4),&TONI  |
| EDE             | Rm    | 3      | 2           | AND | EDE,R6       |
|                 | PC    | 3      | 2           | BR  | EDE          |
|                 | TONI  | 6      | 3           | CMP | EDE, TONI    |
|                 | x(Rm) | 6      | 3           | MOV | EDE,0(SP)    |
|                 | &TONI | 6      | 3           | MOV | EDE, &TONI   |
| &EDE            | Rm    | 3      | 2           | MOV | &EDE,R8      |
|                 | PC    | 3      | 2           | BRA | &EDE         |
|                 | TONI  | 6      | 3           | MOV | &EDE, TONI   |
|                 | x(Rm) | 6      | 3           | MOV | &EDE,0(SP)   |
|                 | &TONI | 6      | 3           | MOV | &EDE,&TONI   |

# 3.4.5 Instruction Set Description

The instruction map is shown in Figure 3–20 and the complete instruction set is summarized in Table 3–17.

Figure 3–20. Core Instruction Map

|              | 000      | 040   | 080  | 0C0 | 100 | 140   | 180 | 1C0      | 200      | 240        | 280  | 2C0 | 300  | 340 | 380 | 3C0 |  |  |  |  |
|--------------|----------|-------|------|-----|-----|-------|-----|----------|----------|------------|------|-----|------|-----|-----|-----|--|--|--|--|
| 0xxx         |          |       |      |     |     |       |     |          |          |            |      |     |      |     |     |     |  |  |  |  |
| 4xxx         |          |       |      |     |     |       |     |          |          |            |      |     |      |     |     |     |  |  |  |  |
| 8xxx         |          |       |      |     |     |       |     |          |          |            |      |     |      |     |     |     |  |  |  |  |
| Cxxx         |          |       |      |     |     |       |     |          |          |            |      |     |      |     |     |     |  |  |  |  |
| 1xxx         | RRC      | RRC.B | SWPB |     | RRA | RRA.B | SXT |          | PUSH     | PUSH.B     | CALL |     | RETI |     |     |     |  |  |  |  |
| 14xx         |          |       |      |     |     |       |     |          |          |            |      |     |      |     |     |     |  |  |  |  |
| 18xx         |          |       |      |     |     |       |     |          | <u> </u> |            |      |     |      |     |     |     |  |  |  |  |
| 1Cxx         |          |       |      |     |     |       |     |          |          |            |      |     |      |     |     |     |  |  |  |  |
| 20xx         |          |       |      |     |     |       |     | INE/JN   |          |            |      |     |      |     |     |     |  |  |  |  |
| 24xx         |          |       |      |     |     |       |     | IEQ/JZ   |          |            |      |     |      |     |     |     |  |  |  |  |
| 28xx         |          | JNC   |      |     |     |       |     |          |          |            |      |     |      |     |     |     |  |  |  |  |
| 2Cxx         |          | JC    |      |     |     |       |     |          |          |            |      |     |      |     |     |     |  |  |  |  |
| 30xx         |          | JN    |      |     |     |       |     |          |          |            |      |     |      |     |     |     |  |  |  |  |
| 34xx         |          |       |      |     |     |       |     | IGE      |          |            |      |     |      |     |     |     |  |  |  |  |
| 38xx         |          |       |      |     |     |       |     | IL       |          |            |      |     |      |     |     |     |  |  |  |  |
| 3Cxx         |          |       |      |     |     |       |     | IMP      |          |            |      |     |      |     |     |     |  |  |  |  |
| 4xxx         |          |       |      |     |     |       |     | MOV, M   |          |            |      |     |      |     |     |     |  |  |  |  |
| 5xxx         | <u> </u> |       |      |     |     |       |     | ADD, A   |          |            |      |     |      |     |     |     |  |  |  |  |
| 6xxx         |          |       |      |     |     |       |     |          | ADDC.    |            |      |     |      |     |     |     |  |  |  |  |
| 7xxx         |          |       |      |     |     |       |     |          | SUBC.    | В          |      |     |      |     |     |     |  |  |  |  |
| 8xxx         |          |       |      |     |     |       |     | SUB, S   | UB.B     |            |      |     |      |     |     |     |  |  |  |  |
| 9xxx<br>Axxx | -        |       |      |     |     |       |     | CMP, C   |          | D          |      |     |      |     |     |     |  |  |  |  |
| Bxxx         | -        |       |      |     |     |       |     | BIT, BIT | DADD.    | Ь          |      |     |      |     |     |     |  |  |  |  |
|              | <u> </u> |       |      |     |     |       |     |          |          |            |      |     |      |     |     |     |  |  |  |  |
| Cxxx<br>Dxxx | <u> </u> |       |      |     |     |       |     | BIC, BIC |          |            |      |     |      |     |     |     |  |  |  |  |
| Exxx         |          |       |      |     |     |       |     | SIS, BIS |          |            |      |     |      |     |     |     |  |  |  |  |
| Fxxx         |          |       |      |     |     |       |     | (OR, X   |          |            |      |     |      |     |     |     |  |  |  |  |
| LXXX         |          |       |      |     |     |       | F   | AND, A   | ם.עאו    | AND, AND.B |      |     |      |     |     |     |  |  |  |  |

Table 3-17.MSP430 Instruction Set

| Mnemonic          |         | Description                                                                                                                                                                                                                                                              |                                                                   | ٧ | N | Z | С |
|-------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---|---|---|---|
| ADC(.B)†          | dst     | Add C to destination                                                                                                                                                                                                                                                     | $dst + C \to dst$                                                 | * | * | * | * |
| ADD(.B)           | src,dst | Add source to destination                                                                                                                                                                                                                                                | $src + dst \to dst$                                               | * | * | * | * |
| ADDC(.B)          | src,dst | Add source and C to destination                                                                                                                                                                                                                                          | $src + dst + C \rightarrow dst$                                   | * | * | * | * |
| AND(.B)           | src,dst | AND source and destination                                                                                                                                                                                                                                               | src .and. dst $\rightarrow$ dst                                   | 0 | * | * | * |
| BIC(.B)           | src,dst | Clear bits in destination                                                                                                                                                                                                                                                | .not.src .and. $dst \rightarrow dst$                              | _ | - | - | - |
| BIS(.B)           | src,dst | Set bits in destination                                                                                                                                                                                                                                                  | $\text{src .or. dst} \rightarrow \text{dst}$                      | _ | - | - | - |
| BIT(.B)           | src,dst | Test bits in destination                                                                                                                                                                                                                                                 | src .and. dst                                                     | 0 | * | * | * |
| <sub>BR</sub> †   | dst     | Branch to destination                                                                                                                                                                                                                                                    | $dst \to PC$                                                      | _ | - | - | - |
| CALL              | dst     | Call destination                                                                                                                                                                                                                                                         | $\text{PC+2} \rightarrow \text{stack, dst} \rightarrow \text{PC}$ | _ | - | - | - |
| CLR(.B)†          | dst     | Clear destination                                                                                                                                                                                                                                                        | $0 \rightarrow dst$                                               | _ | - | - | - |
| <sub>CLRC</sub> † |         | Clear C                                                                                                                                                                                                                                                                  | $0 \rightarrow C$                                                 | - | - | - | 0 |
| <sub>CLRN</sub> † |         | Clear N                                                                                                                                                                                                                                                                  | $0 \rightarrow N$                                                 | - | 0 | - | - |
| <sub>CLRZ</sub> † |         | Clear Z                                                                                                                                                                                                                                                                  | $0 \rightarrow Z$                                                 | - | - | 0 | - |
| CMP(.B)           | src,dst | Compare source and destination                                                                                                                                                                                                                                           | dst - src                                                         | * | * | * | * |
| DADC(.B)†         | dst     | Add C decimally to destination                                                                                                                                                                                                                                           | $dst + C \to dst \ (decimally)$                                   | * | * | * | * |
| DADD(.B)          | src,dst | Id source and C decimally to dst. $\operatorname{src} + \operatorname{dst} + \operatorname{C} \to \operatorname{dst}$ (decimal                                                                                                                                           |                                                                   | * | * | * | * |
| DEC(.B)†          | dst     | Decrement destination                                                                                                                                                                                                                                                    | $dst - 1 \rightarrow dst$                                         | * | * | * | * |
| DECD(.B)†         | dst     | Double-decrement destination                                                                                                                                                                                                                                             | $dst - 2 \rightarrow dst$                                         | * | * | * | * |
| DINT <sup>†</sup> |         | Disable interrupts                                                                                                                                                                                                                                                       | 0 	o GIE                                                          | _ | _ | _ | _ |
| EINT†             |         | Enable interrupts                                                                                                                                                                                                                                                        | $1 \rightarrow GIE$                                               | _ | _ | _ | _ |
| INC(.B)†          | dst     | Increment destination                                                                                                                                                                                                                                                    | $dst +1 \rightarrow dst$                                          | * | * | * | * |
| INCD(.B)†         | dst     | Double-increment destination                                                                                                                                                                                                                                             | $dst+2 \rightarrow dst$                                           | * | * | * | * |
| INV(.B)†          | dst     | Invert destination                                                                                                                                                                                                                                                       | $.not.dst \to dst$                                                | * | * | * | * |
| JC/JHS            | label   | Jump if C set/Jump if higher or same                                                                                                                                                                                                                                     |                                                                   | _ | - | _ | _ |
| JEQ/JZ            | label   | Jump if equal/Jump if Z set                                                                                                                                                                                                                                              |                                                                   | _ | - | _ | _ |
| JGE               | label   | Jump if greater or equal                                                                                                                                                                                                                                                 |                                                                   | _ | - | _ | _ |
| JL                | label   | Jump if less                                                                                                                                                                                                                                                             |                                                                   | - | - | _ | - |
| JMP               | label   | Jump                                                                                                                                                                                                                                                                     | $PC + 2 \times offset \rightarrow PC$                             | _ | _ | _ | _ |
| JN                | label   | Jump if N set                                                                                                                                                                                                                                                            |                                                                   | _ | - | _ | _ |
| JNC/JLO           | label   | Jump if C not set/Jump if lower                                                                                                                                                                                                                                          |                                                                   | _ | - | _ | _ |
| JNE/JNZ           | label   | Jump if not equal/Jump if Z not set                                                                                                                                                                                                                                      |                                                                   | _ | - | _ | _ |
| MOV(.B)           | src,dst | lump if equal/Jump if Z set lump if greater or equal lump if less lump PC + 2 x offset $\rightarrow$ PC lump if N set lump if C not set/Jump if lower lump if not equal/Jump if Z not set Move source to destination $\operatorname{src} \rightarrow \operatorname{dst}$ |                                                                   | - | - | _ | - |
| NOP†              |         | No operation                                                                                                                                                                                                                                                             |                                                                   | _ | - | _ | _ |
| POP(.B)†          | dst     | Pop item from stack to destination                                                                                                                                                                                                                                       | $@SP \rightarrow dst, SP+2 \rightarrow SP$                        | _ | - | _ | _ |
| PUSH(.B)          | src     | Push source onto stack                                                                                                                                                                                                                                                   | $SP - 2 \rightarrow SP$ , $src \rightarrow @SP$                   | _ | - | _ | _ |
| <sub>RET</sub> †  |         | Return from subroutine                                                                                                                                                                                                                                                   | $@SP \rightarrow PC, SP + 2 \rightarrow SP$                       | _ | - | _ | _ |
| RETI              |         | Return from interrupt                                                                                                                                                                                                                                                    |                                                                   | * | * | * | * |
| RLA(.B)†          | dst     | Rotate left arithmetically                                                                                                                                                                                                                                               |                                                                   | * | * | * | * |
| RLC(.B)†          | dst     | Rotate left through C                                                                                                                                                                                                                                                    |                                                                   | * | * | * | * |
| RRA(.B)           | dst     | Rotate right arithmetically                                                                                                                                                                                                                                              |                                                                   | 0 | * | * | * |
| RRC(.B)           | dst     | Rotate right through C                                                                                                                                                                                                                                                   |                                                                   | * | * | * | * |
| SBC(.B)†          | dst     | Subtract not(C) from destination                                                                                                                                                                                                                                         | $dst + 0FFFFh + C \rightarrow dst$                                | * | * | * | * |
| setc†             |         | Set C                                                                                                                                                                                                                                                                    | $1 \rightarrow C$                                                 | _ | _ | _ | 1 |
| <sub>SETN</sub> † |         | Set N                                                                                                                                                                                                                                                                    | $1 \rightarrow N$                                                 | _ | 1 | _ | _ |
| SETZ†             |         | Set Z                                                                                                                                                                                                                                                                    | $1 \rightarrow C$                                                 | _ | _ | 1 | _ |
| SUB(.B)           | src,dst | Subtract source from destination                                                                                                                                                                                                                                         | dst + .not.src + 1 → dst                                          | * | * | * | * |
| SUBC(.B)          | src,dst | Subtract source and not(C) from dst.                                                                                                                                                                                                                                     | $dst + .not.src + C \rightarrow dst$                              | * | * | * | * |
| SWPB              | dst     | Swap bytes                                                                                                                                                                                                                                                               | 221 1 1121210 1 0 7 401                                           | _ | _ | _ | _ |
| SXT               | dst     | Extend sign                                                                                                                                                                                                                                                              |                                                                   | 0 | * | * | * |
| TST(.B)†          | dst     | Test destination                                                                                                                                                                                                                                                         | dst + 0FFFFh + 1                                                  | 0 | * | * | 1 |
|                   | ~~ ·    |                                                                                                                                                                                                                                                                          | 400 - 011111111                                                   | - |   |   |   |

† Emulated Instruction